#### 8251A

## Programmable communication interface

# a. Pin configuration



## b. 8251A block diagram



#### c. 8251A Basic operation

| CS | C/D | RD | WR |                               |
|----|-----|----|----|-------------------------------|
| 1  | ×   | ×  | ×  | Data Bus 3-State              |
| 0  | ×   | 1  | 1  | Data Bus 3-State              |
| 0  | 1   | 0  | 1  | Status → CPU                  |
| 0  | 1   | 1  | 0  | Control Word $\leftarrow$ CPU |
| 0  | 0   | 0  | 1  | Data → CPU                    |
| 0  | 0   | 1  | 0  | Data ← CPU                    |

#### d. Pin names \*

| D0-D7            | Data Bus (8 bits)                        | RxRDY            | Receiver Ready (has character for 8086)      |
|------------------|------------------------------------------|------------------|----------------------------------------------|
| C/D <sup>-</sup> | Control or Data is to be written or read | TxRDY            | Transmitter Ready (ready for char from 8086) |
| RD <sup>-</sup>  | Read Data Command                        | DSR <sup>-</sup> | Data Set Ready                               |
| WR <sup>-</sup>  | Write Data or Control Command            | DTR <sup>-</sup> | Data Terminal Ready                          |
| CS <sup>-</sup>  | Chip Select                              | SYNDET/BD        | Sync Detect/Break Detect                     |
| CLK              | Clock Pulse (TTL)                        | RTS <sup>-</sup> | Request to Send Data                         |
| RESET            | Reset                                    | CTS <sup>-</sup> | Clear to Send Data                           |
| TxC <sup>-</sup> | Transmitter Clock                        | TxE              | Transmitter Empty                            |
| TxD              | Transmitter Data                         | Vcc              | +5 Volt Supply                               |
| RxC <sup>-</sup> | Receiver Clock                           | GND              | Ground                                       |
| RxD              | Receiver Data                            |                  |                                              |

<sup>\*</sup>  $x^-$ je isto što i  $\overline{X}$ ,  $X/Y^-$  je isto što i  $X/\overline{Y}$ 

#### e. Format of the asynchronous mode transmission



#### f. Format of the asynchronous mode receive



### g. Format of the synchronous mode transmission



#### h. Mode instruction format, Asynchronous mode



Only affects Tx, Rx never requires more than one stop bit

#### i. Mode instruction format, Synchronous mode



# j. Command instruction format



Note: Seach mode for synchronous charactors in synchronous mode.

#### k. Status read format

